# A 0.8-V Resistor-Based Temperature Sensor in 65-nm CMOS With Supply Sensitivity of 0.28 °C/V

Hyunmin Park<sup>®</sup>, Student Member, IEEE, and Jintae Kim, Senior Member, IEEE

Abstract—A 0.8-V resistor-based CMOS temperature sensor in 65-nm CMOS process with low supply sensitivity is presented. The temperature-to-voltage conversion gain is maximized by utilizing two types of on-chip resistors with positive and negative temperature coefficient. Reusing the resistor sensor frontend as a reference, the voltage generator of the subsequent A/D converter inherently removes the supply dependence of temperature-todigital conversion. A 10-bit sub-ranging A/D converter employing 5-bit amplifying interpolation D/A converter enables low-voltage and low-noise A/D conversion. Over a range of -45 °C  $\sim 85$  °C, the proposed sensor achieves 0.12 °C<sub>rms</sub> temperature resolution with a conversion time of 10  $\mu$ s. After a 2-point calibration, the sensor achieves an inaccuracy of less than +1.6/-1 °C while consuming 47 µW from 0.8-V supply voltage. Measured supply sensitivity is 0.28 °C/V over 0.6 ~1.2 V, which is one of the lowest ever reported among sub-1-V temperature-to-digital converter

Index Terms—Low supply sensor, ratiometric sensing, resistorbased temperature sensor, supply insensitive temperature sensor.

## I. INTRODUCTION

CMOS temperature sensor has traditionally been designed using a bipolar junction transistor (BJT) by taking the advantage of linear temperature-to-voltage relation in the difference of two base–emitter voltages [1]–[5]. While showing high linearity and accuracy, the BJT-based temperature sensor requires high supply voltage in order to bias BJT in forward-active region, thereby limiting its usage in applications, such as low-energy sensors, where operation under unstable sub-1-V supply voltage is expected [6].

To address this issue, there have been a number of different approaches that aim to realize accurate, non-BJT CMOS temperature sensors. For instance, [7] used dynamic threshold MOS transistor in sub-threshold region as a sensing element. In [8], an on-chip resistor is used as a temperature-sensing where temperature-dependent clock duty cycle was measured. In [9], a 9-bit resistor-D/A converter (DAC)-based successive approximation register (SAR) analog-to-digital converter (ADC) converts temperature to digital output. Reference [10] converts the temperature-dependent delay of CMOS gates into digital value. In [11], temperature-dependent

Manuscript received April 19, 2017; revised September 14, 2017; accepted December 18, 2017. Date of publication January 23, 2018; date of current version February 21, 2018. This paper was approved by Associate Editor Michiel A. P. Pertijs. This work was supported by the Faculty Research Fund of Konkuk University 2015. (Corresponding author: Hyunmin Park.)

The authors are with the Department of Electronics Engineering, Konkuk University, Seoul 05029, South Korea (e-mail: hm.park@msel.konkuk.ac.kr; jintkim@konkuk.ac.kr).

Color versions of one or more of the figures in this paper are available online at http://ieeexplore.ieee.org.

Digital Object Identifier 10.1109/JSSC.2017.2788878



Fig. 1. Ratiometric measurement.

discharging time constant is utilized to create a pulse whose pulsewidth is proportional to the temperature. In [6] and [12], the temperature-dependent frequency is measured by counterbased ADC. A phase-domain delta-sigma ADC senses the temperature-dependent phase shift of a bridge filter in [13]. References [14] and [15] use a resistor in the loop filter of a continuous-time delta-sigma A/D converter as a temperature-sensing element to realize a very high-resolution temperature sensor.

One design challenge of non-BJT/low-supply temperature sensors is high supply sensitivity. In applications where large supply noise or gradual long-term supply-drop is expected during the operation, it is necessary that the temperature to digital conversion process is robust against supply variation. However, many non-BJT temperature sensors that rely on temperature-dependent delay as the temperature sensing mechanism tend to be susceptible to supply voltage variation because the typical gate delay depends also on the supply voltage [6], [10].

In this paper, we utilize the ratiometric measurement technique in an on-chip resistor-based CMOS temperature sensor to improve the supply sensitivity problem. While similar resistor-based front-end has been demonstrated in previous works such as [14] and [15], the goal of this paper is to realize a small-area and medium-resolution temperature-to-digital converter (TDC) that is insensitive to supply voltage variation. As shown in Fig. 1, the key idea is to re-use the temperature-sensing resistor ladder as a reference DAC in the subsequent sub-ranging ADC, thereby inherently removing the supply dependence of temperature-to-digital conversion. Together with chopping and a low-noise interpolating DAC, the proposed TDC implemented in 65-nm CMOS process exhibits very low supply sensitivity of 0.28 °C/V, which is the lowest ever reported for temperature sensor operating under 1 V.



Fig. 2. Overall architecture and timing diagram of the proposed TDC.

The sensor achieves an inaccuracy of less than +1.6/-1 °C (2-point calibration) while consuming 47  $\mu$ W from 0.8-V supply voltage. Since the presented temperature sensor relies neither on a high-gain opamp nor on BJTs, the architecture is highly scalable to advanced process node with even lower supply voltage.

This paper is organized as follows. Section II shows the architecture of the temperature sensor and A/D converter. Section III describes the details of key circuit designs. TDC noise analysis is in Section IV. Section V reports experimental result. We conclude the paper with summary in Section VI.

## II. ARCHITECTURE

Fig. 2 shows the overall temperature sensor architecture. The bridge transducer consists of two resistor ladders. The first ladder generates  $V_{\rm ptat}$  by combining two types of on-chip resistors with positive and negative temperature coefficient in such a way that the temperature-to-voltage conversion gain is maximized. The second ladder, built using the same type of resistors, generates  $V_{\rm RDAC,N}$  and  $V_{\rm RDAC,N+1}$  that are first-order temperature independent.

The output voltages from the bridge transducer feed both the comparator and the 5-bit interpolation DAC with an embedded amplifier, both of which comprise a 10-bit subranging A/D converter. An on-chip state machine drives the successive approximation register (SAR) logic and decoder to perform a two-step A/D conversion. In the first step, the state machine searches for coarse 5-bit  $D_{\rm coarse}[4:0]$  such that  $V_{\rm ptat}$  is bounded by temperature-independent  $V_{\rm RDAC,N}$  and  $V_{\rm RDAC,N+1}$ . In the second step, the state machine finds fine 5-bit  $D_{\rm fine}[4:0]$  such that the output voltage of 5-bit interpolating DAC with embedded preamplifier,  $V_{\rm eq}$ , is successively driven as close as possible to  $V_{\rm ptat}$ . Since  $V_{\rm eq}$  is derived from temperature-independent voltages, the digital representation of absolute temperature can be found by combining  $D_{\rm coarse}[4:0]$  and  $D_{\rm fine}[4:0]$ . The system-level chopping

removes possible 1/f noise below the chopping frequency and offset within the analog signal chain and the comparator by digitally averaging two consecutive conversions<sup>1</sup> [5]. The 10-bit digital representation of the temperature is shipped off-chip for further processing for the temperature computation.

#### III. IMPLEMENTATION DETAILS

# A. Bridge Transducer

A key element of the proposed temperature sensor is the front-end resistor-based bridge transducer consisting of two resistor ladders. Since the power efficiency of temperature-to-digital conversion is primarily constrained by the efficiency of temperature-to-voltage conversion, maximizing the conversion gain leads to energy efficient temperature sensor design. To achieve this goal, two on-chip resistors having opposite temperature coefficient are combined in a constructive way.

More specifically, Fig. 3(a) displays simulated normalized resistance versus temperature characteristic of n-well and P+ poly resistor as  $R_p$  and  $R_n$ , respectively. Note that both n-well and P+ poly resistors are available as a programmable cell in a typical foundry process. The positive temperature coefficient in  $R_p$  is approximately  $TC_p = +0.25\%$ /°C while the negative temperature coefficient in  $R_n$  is  $TC_n = -0.064\%$ /°C.<sup>2</sup> To maximize the temperature-to-voltage conversion gain,  $R_p$  and  $R_n$  are series-connected in the resistor ladder 1 as shown in Fig. 3(b), where the mid-point of the series connected resistors generates  $V_{\text{ptat}}$  as

$$V_{\text{ptat}} = \frac{R_p}{R_p + R_n} \cdot V_{\text{DD}}.$$
 (1)

By choosing  $R_n=31~\mathrm{k}\Omega$  and  $R_p=24.5~\mathrm{k}\Omega$ , the denominator in (1) can be made relatively constant over wide range of temperature with a conversion gain of 660  $\mu$ V/K. Such a resistance choice maximizes the temperature-to-voltage at the cost of slight linearity degradation. As a comparison, the conversion gain of  $\Delta V_{\mathrm{BE}}$  is typically around 140  $\mu$ V/K [1]. Hence, it can be argued that the temperature-to-voltage conversion gain of the presented arrangement is considerably higher than the typical temperature-to-voltage conversion gain of BJT. Note that the residual nonlinearity in the overall temperature-to-digital characteristic can be corrected in the digital post-processing.

Denoted as ladder 2 in Fig. 3(b), the temperature-flat reference voltages are generated in the second resistor ladder, which is essentially a 5-bit thermometer-coded resistor D/A converter (RDAC). In this DAC, identical types of resistors are used so that voltages tapped out from the ladder are first-order temperature independent. Since  $V_{\rm ptat}$  changes from roughly 0.2 to 0.4 V under 0.8-V supply over the full temperature range, we chose to use higher resistor values for the very top and bottom resistor in the DAC such that the full range

<sup>&</sup>lt;sup>1</sup>The system-level chopping performance is limited by the ADC resolution, because it can only remove the noise or offset that is larger than the LSB of the TDC.

<sup>&</sup>lt;sup>2</sup>Note that the voltage-dependence of n-well resistance introduces static nonlinearity, which can be calibrated out in digital polynomial correction.



Fig. 3. (a) Simulated temperature versus resistance of P + poly and n-well resistors over process variation. (b) Bridge transducer that generates  $V_{\rm PDAC}$  and  $V_{\rm PDAC}$  that generates temperature-flat references  $V_{\rm PDAC}$  and  $V_{\rm PDAC}$ , N+1.

of the DAC output covers the  $V_{\rm ptat}$  range with some margin. The 32-bit selection signal on this DAC is driven by the state machine as a result of first step of the A/D conversion, and is held constant during the second step of the A/D conversion when the fine conversion is performed. It is worth highlighting that both  $V_{\rm ptat}$  and  $V_{\rm RDAC,N}/V_{\rm RDAC,N+1}$  voltages are fractions of supply voltage  $V_{\rm DD}$ . Therefore, both the input and reference voltages of the A/D conversion are identically affected by supply voltage variation, enabling first-order supply-independent temperature-to-digital conversion. Note that the n-well resistor tends to be voltage-dependent with relatively high voltage coefficient, which will eventually limit the achievable supply independence.

## B. Interpolating DAC With Embedded Preamplifier

Fig. 4(a) shows the interpolating DAC with embedded preamplifier that provides fine reference voltage in the second



Fig. 4. (a) Circuit diagram of 5-bit interpolating DAC with an embedded preamplifier. (b)  $V_{\rm ptat}$  range over process variation.

step of the A/D conversion. The interpolation is carried out in the resistive interpolator that is implemented as a parallel-connected 32 source-coupled input differential pairs with a shared load. Negative input sides of 32 differential pairs are individually switchable to  $V_{\rm RDAC,N}$  or  $V_{\rm RDAC,N+1}$ , and the positive sides of all pairs are commonly connected to  $V_{\rm ptat}$ . Fig. 4(b) displays simulated  $V_{\rm ptat}$  over full temperature range, suggesting that PMOS input pair must be used for an embedded amplifier to accommodate low common-mode voltage. The effective threshold voltage  $V_{\rm eq}$  by this interpolation can be derived as

$$V_{\text{eq}} = V_{\text{DAC},N} + \frac{k}{32} \cdot (V_{\text{DAC},N+1} - V_{\text{DAC},N})$$
 (2)

where k is the total number of differential pairs whose gate is connected to  $V_{\text{RDAC},N+1}$ . As shown in Fig. 5, the simulated linearity of the interpolator is less than quarter LSB for 10-bit accuracy, which is beyond the target resolution of the overall



Fig. 5. Simulated input voltage waveforms of interpolating DAC.



Fig. 6. Simplified schematic for noise analysis.

A/D conversion. Parallel-connected diode and cross-coupled load is adopted for high interpolator gain. Simulated results indicate that the interpolating DAC achieves gain of 12 V/V with -3-dB bandwidth of 13 MHz while drawing  $30\mu$ A. The offset from the mismatch between differential pair is removed by system-level chopping. The input devices in the interpolating DAC operate in sub-threshold region for the highest current efficiency. The simulated output common-mode voltage of the embedded preamplifier is around 300 mV, and hence, a PMOS input pair is used in the design of the dynamic comparator in Fig. 2.

# IV. TDC Noise Analysis

A simplified block diagram for the noise analysis is displayed in Fig. 6. There are two main noise sources in the TDC, both of which are referred to the  $V_{\rm ptat}$  node for total noise estimation. First, the noise current from the front-end resistor ladder generates noise voltage  $\overline{V_{\rm ptat}^2}$  as

$$\overline{V_{\text{ptat}}^2} = \left(\overline{i_n^2} + \overline{i_p^2}\right) (R_n || R_p)^2 \left[ V^2 / \text{Hz} \right]$$
 (3)



Fig. 7. Noise simulation result of an embedded amplifier in the interpolator.

where  $\overline{i_n^2}$  and  $\overline{i_p^2}$  are noise currents from  $R_n$  and  $R_p$ , respectively. To calculate the resulting resolution, this noise needs to be integrated over the noise bandwidth (NBW), leading to

$$\sigma V_{\text{ptat}} = \sqrt{V_{\text{ptat}}^2 \cdot \text{NBW} \cdot \pi/2} = \sqrt{2 \frac{kT}{C_s}} = 76.9 \ \mu V_{\text{rms}} \quad (4)$$

where  $C_s$  is the total capacitance at  $V_{\text{ptat}}$  node. Note that this noise power needs to be halved when accounting for the total TDC resolution due to the  $(1 + z^{-1}/2)$  averaging filter in the system-level chopping.

Second, the embedded amplifier in the interpolator generates both flicker and thermal noise which is modeled as  $V_{I,\mathrm{DAC}}^2$ . Fig. 7 shows SPICE simulation of both ac noise and periodic noise analysis with chopping enabled. The simulation indicates that the flicker noise is effectively removed by the chopping. The total input-referred integrated noise can be calculated as

$$\sigma V_{I,DAC} = \frac{\sigma V_{\text{out,DAC}}}{A_{IDAC}}$$
 (5)

where  $\sigma V_{\rm out,DAC}$  is the total integrated output noise after the chopping and  $A_{\rm IDAC}$  is the gain of the embedded amplifier in the interpolator. We have carried out numerical integration of the output noise power using the output noise density graph shown in Fig. 7. After applying  $(1+z^{-1}/2)$  averaging filter to the result of numerical integration, the total integrated inputreferred noise is obtained as  $\sigma V_{I,DAC} = 50 \mu V_{rms}$ .

Total TDC resolution can be derived by combining both noise powers as

TDC resolution = 
$$\frac{\sqrt{\frac{\sigma V_{\text{ptat}}^2}{2} + \sigma V_{I,\text{DAC}}^2}}{K_{T2V}} = 0.118 \text{ °C}$$
 (6)

where  $K_{T2V} = 660 \mu V/K$  is the temperature-to-voltage conversion gain. Note that due to relatively high gain of the

<sup>&</sup>lt;sup>3</sup>One can increase the chopping frequency to lower the noise density after the chopping. However, the total integrated noise in our TDC is already very close to the LSB of the entire data conversion. Therefore, increasing the chopping frequency brings only diminishing return in our case.



Fig. 8. Die photograph.



Fig. 9. Histogram of measured temperature at room temperature.

amplifier in the interpolator, the contribution of comparator input-referred noise is negligible.

# V. EXPERIMENTAL RESULT

The chip has been fabricated in 65-nm CMOS process. The die photograph is displayed in Fig. 8, where the active area occupies only 0.044 mm<sup>2</sup>. Area-efficient design is possible primarily, because this design does not need linear metal capacitor, which is typically required for higher resolution delta-sigma A/D converter design.

When running at conversion time of 10  $\mu$ s, the entire temperature sensor including the resistor transducer and the two-step ADC consumes 47  $\mu$ W under 0.8-V supply. To measure the resolution of the temperature sensor, Fig. 9 displays the distribution of 2000 digital outputs measured at the room temperature. Measured rms resolution is 0.12 °C, which matches very close to our estimated resolution of 0.118 °C.

Fig. 10(a) shows the measured inaccuracy of the temperature sensor over eight different chips. The digital output



Fig. 10. (a) Inaccuracy after 1- and 2-point calibration with eight chips and (b) under seven different supply voltages from 0.6 to 1.2 V.

of the ADC after 2-point (-5 °C and 25 °C) calibration is bounded by +1.6/-1 °C. When 1-point trimming is used, the inaccuracy is  $\pm 4$  °C, which is rather higher. This is accounted for process uncertainty in on-chip resistors and is expected to improve by increasing the physical size of resistors without altering resistor values.

The supply sensitivity is the key characteristic of the presented TDC and this has also been measured. In this experiment, we first found the linear fitting coefficient at  $V_{\rm DD} = 0.8 \text{ V}$  and used the same coefficient for other supply voltages from 0.6 to 1.2 V with 0.1-V voltage step. The nominal power consumption when  $V_{DD} = 0.8 \text{ V}$  is 47  $\mu\text{W}$ , while the maximum power consumption when  $V_{DD} = 1.2 \text{ V}$ is 96  $\mu$ W. Fig. 10(b) shows measured inaccuracy over supply voltages, indicating that the temperature sensor output is insensitive to the supply values. The measured sensitivity is 0.28 °C/V, which is the lowest over widest supply range among recently published non-BJT and sub-1-V temperature sensors. Note that there are recently reported designs with even smaller supply sensitivity than our design such as [15], but the design in [15] utilizes virtual ground in a high-gain 1.8-V op amp, which can keep the output voltage of the bridge

|                                      | This work              | [7]             | [8]             | [16]        | [6]              | [11]           | [12]             | [13]                            | [9]          |
|--------------------------------------|------------------------|-----------------|-----------------|-------------|------------------|----------------|------------------|---------------------------------|--------------|
| Туре                                 | Resistor               | DTMOST          | Resistor        | Resistor    | VCO              | Resistor       | OSC              | Resistor                        | Resistor     |
| Process $[nm]$                       | 65                     | 160             | 16              | 65          | 65               | 90             | 180              | 180                             | 180          |
| Area $[mm^2]$                        | 0.044                  | 0.085           | 0.015           | 1.37*       | 0.004            | 0.18           | 0.22             | 0.72                            | 0.18         |
| Supply voltage $[V]$                 | 0.6~1.2                | $0.85 \sim 1.2$ | 0.7             | 0.75        | $0.85 \sim 1.05$ | $0.8 \sim 1.2$ | 1.2              | $1.6 \sim 2$                    | $1.2 \sim 2$ |
| Supply Sensitivity $[{}^{\circ}C/V]$ | 0.28                   | 0.45            | N/A             | N/A         | 34               | 4              | 0.36             | $-0.17/0.34^{\dagger}$          | 0.625        |
| Power $[\mu W]$                      | 47.2                   | 0.6             | 70              | 15          | 154              | 11.8           | 0.57             | 160                             | 36           |
| Temp.Range [°C]                      | -45~85                 | -40~125         | -10~90          | $0 \sim 90$ | $0 \sim 100$     | -40~125        | -20~80           | -40~85                          | $0 \sim 100$ |
| Resolution [°C]                      | 0.121                  | 0.063           | 1               | 1.75m       | 0.3              | 0.25           | 0.09             | $0.41$ m/ $0.88$ m $^{\dagger}$ | 0.25         |
| Tconv [sec]                          | 10u                    | 6m              | 10u             | 100m        | 22               | 10m            | 8m               | 5m                              | 12.5u        |
| Inaccuracy(1-pt) [°C]                | ±4                     | $\pm 0.4$       | $\pm 3,5$       | N/A         | N/A              | N/A            | N/A              | $\pm 0.2$                       | $\pm 0.5$    |
| Inaccuracy(multi-pt) [°C]            | +1.6/-1 <sub>(2)</sub> | N/A             | $\pm 1,2_{(2)}$ | $0.2_{(4)}$ | $\pm 0.9_{(2)}$  | -0.6/0.8(2)    | $\pm 0.76_{(2)}$ | $\pm 0.07/\pm 0.2^{\ddagger}$   | N/A          |
| Energy/Conversion $[nJ]$             | 0.472                  | 3.6             | 0.7             | 1500        | 3.4              | 118            | 4.56             | 800                             | 0.45         |
| $FOM_{res} [pJ^{\circ}C^2]$          | <b>6.9</b> ∼13.8       | 14.3            | 700             | 4.6         | 300              | 7400           | 36.9             | 0.13                            | 28.1         |

 $\label{eq:table I} \mbox{TABLE I}$  Performance Summary and Comparison Table

 $FOM_{res} = Energe/Conversion \times (Resolution)^2$ 

- † : Using p-poly resistor and n-poly resistor
- ‡ : 3-sigma inaccuracy after 1st-order polynomial fitting and systematic error removal
- \* : Area includes CMOS and FBAR

output nearly constant using the negative feedback. Such an arrangement significantly helps to reduce potential second-order impact (such as voltage-dependent resistance variation) that limits the supply sensitivity. On the other hand, our design works with supply voltage as low as 0.6 V and therefore belongs to a different category, where high-gain op-amp design is very challenging.

Table I summarizes the measured performance in comparison with recently published non-BJT temperature sensors. Proposed temperature sensor shows energy-efficient temperature-to-digital conversion with resolution figure of merit of 6.9 pJ  $^{\circ}\mathrm{C}^{2}$  while achieving supply sensitivity of 0.28  $^{\circ}\mathrm{C/V}.$ 

## VI. CONCLUSION

The low-voltage resistor-based temperature is presented in this paper. Reusing temperature-sensing resistor DAC as a reference voltage of the A/D converter enables supply-insensitive temperature-to-digital conversion. Two-step A/D conversion incorporates the resistive interpolator with embedded preamplifier to achieve the energy-efficient A/D conversion. Measured performance shows the lowest-reported supply sensitivity while achieving the state-of-the-art energy efficiency, suggesting that the presented design can be a promising TDC architecture for deeply scaled CMOS technology.

#### ACKNOWLEDGMENT

The computer aided design tools were supported by the IC Design Education Center, KAIST, Daejeon, South Korea.

#### REFERENCES

- [1] K. Souri and K. A. A. Makinwa, "A 0.12 mm<sup>2</sup> 7.4 μW micropower temperature sensor with an inaccuracy of ±0.2 °C (3σ) from −30 °C to 125 °C," *IEEE J. Solid-State Circuits*, vol. 46, no. 7, pp. 1693–1700, Jul 2011
- [2] B. Yousefzadeh, S. H. Shalmany, and K. Makinwa, "A BJT-based temperature-to-digital converter with ±60 mK (3σ) inaccuracy from -70 °C to 125 °C in 160 nm CMOS," *IEEE J. Solid-State Circuits*, vol. 52, no. 4, pp. 1044–1052, Apr. 2017.

- [3] K. Souri, Y. Chae, and K. A. A. Makinwa, "A CMOS temperature sensor with a voltage-calibrated inaccuracy of  $\pm 0.15$  °C ( $3\sigma$ ) from -55 °C to 125 °C," *IEEE J. Solid-State Circuits*, vol. 48, no. 1, pp. 292–301, Jan. 2013.
- [4] B. Yousefzadeh and K. A. A. Makinwa, "A BJT-based temperature sensor with a packaging-robust inaccuracy of ±0.3 °C (3σ) from −55 °C to +125 °C after heater-assisted voltage calibration," in *IEEE Int. Solid-State Circuits Conf. (ISSCC) Dig. Tech. Papers*, Feb. 2017, pp. 162–163.
- [5] M. A. P. Pertijs, A. Niederkorn, X. Ma, B. McKillop, A. Bakker, and J. H. Huijsing, "A CMOS smart temperature sensor with a 3σ inaccuracy of ±0.5 °C from −50 °C to 120 °C," *IEEE J. Solid-State Circuits*, vol. 40, no. 12, pp. 2805–2815, Dec. 2005.
- [6] T. Anand, K. A. A. Makinwa, and P. K. Hanumolu, "A VCO based highly digital temperature sensor with 0.034 °C/mV supply sensitivity," *IEEE J. Solid-State Circuits*, vol. 51, no. 11, pp. 2651–2663, Nov. 2016.
- [7] K. Souri, Y. Chae, F. Thus, and K. Makinwa, "A 0.85 V 600 nW all-CMOS temperature sensor with an inaccuracy of ±0.4 °C (3σ) from -40 to 125 °C," in *IEEE Int. Solid-State Circuits Conf. (ISSCC) Dig. Tech. Papers*. Feb. 2014, pp. 222–223.
- Tech. Papers, Feb. 2014, pp. 222–223.
  [8] J.-J. Horng et al., "A 0.7 V resistive sensor with temperature/voltage detection function in 16 nm FinFET technologies," in Symp. VLSI Circuits Dia Tech Papers, Jun 2014, pp. 1–2
- Circuits Dig. Tech. Papers, Jun. 2014, pp. 1–2.
  [9] C.-K. Wu, W.-S. Chan, and T.-H. Lin, "A 80 kS/s 36 μW resistor-based temperature sensor using BGR-free SAR ADC with a unevenly-weighted resistor string in 0.18 μm CMOS," in Proc. Symp. VLSI Circuits (VLSIC), Jun. 2011, pp. 222–223.
- [10] M. K. Law, A. Bermak, and H. C. Luong, "A sub-μW embedded CMOS temperature sensor for RFID Food Monitoring Application," *IEEE J. Solid-State Circuits*, vol. 45, no. 6, pp. 1246–1255, Jun. 2010.
- [11] X. Tang, W. T. Ng, and K.-P. Pun, "A resistor-based sub-1-V CMOS smart temperature sensor for VLSI thermal management," *IEEE Trans. Very Large Scale Integr. (VLSI) Syst.*, vol. 23, no. 9, pp. 1651–1660, Sep. 2015.
- [12] K. Yang et al., "A 0.6 nJ -0.22/+0.19 °C inaccuracy temperature sensor using exponential subthreshold oscillation dependence," in *IEEE Int. Solid-State Circuits Conf. (ISSCC) Dig. Tech. Papers*, Feb. 2017, pp. 160-161.
- pp. 160–161.
  [13] S. Pan, Y. Luo, S. H. Shalmany, and K. A. A. Makinwa, "A resistor-based temperature sensor with a 0.13 pJ·K<sup>2</sup> resolution FOM," in *IEEE Int. Solid-State Circuits Conf. (ISSCC) Dig. Tech. Papers*, Feb. 2017, pp. 158–159.
- [14] C.-H. Weng, C.-K. Wu, and T.-H. Lin, "A CMOS thermistor-embedded continuous-time delta-sigma temperature sensor with a resolution FoM of 0.65 pJ°C<sup>2</sup>," *IEEE J. Solid-State Circuits*, vol. 50, no. 11, pp. 2491–2500, Nov. 2015.
- [15] S. Pan, H. Jiang, and K. A. A. Makinwa, "A CMOS temperature sensor with a 49 fJ $K^2$  resolution FoM," in *Proc. Symp. VLSI Circuits*, Jun. 2017, pp. 82–83.
- [16] K. A. Sankaragomathi, J. Koo, R. Ruby, and B. P. Otis, "A ±3 ppm 1.1 mW FBAR frequency reference with 750 MHz output and 750 mV supply," in *IEEE Int. Solid-State Circuits Conf. (ISSCC) Dig. Tech. Papers*, Feb. 2015, pp. 454–455.



**Hyunmin Park** (S'15) received the B.S. degree in electronics engineering from Konkuk University, Seoul, South Korea, in 2015, where he is currently pursuing the M.S./Ph.D degree with the Mixed-Signal Electronics Laboratory.

His current research interest includes temperature sensor, sigma-delta modulator, and low-power analog circuit.



**Jintae Kim** (S'02–M'08–SM'17) received the B.S. degree from Seoul National University, Seoul, South Korea, in 1997, and the M.S. and Ph.D. degrees from the University of California at Los Angeles, Los Angeles, CA, USA, in 2004 and 2008, respectively, all in electrical engineering.

He held various industry positions at Barcelona Design, Sunnyvale, CA, USA, SiTime Corporation, Sunnyvale, and Agilent Technologies, Santa Clara, CA, USA, as a Key Technical Contributor for their high-speed A/D converters and timing IC products.

He is currently an Associate Professor with the Electronics Engineering Department, Konkuk University, Seoul, where he is involved in low-power mixed-signal IC designs for communication and sensor applications.

Dr. Kim was a recipient of the IEEE Solid-State Circuits Predoctoral Fellowship in 2007.